EE4341

Time Allowed: 2 hours

## NANYANG TECHNOLOGICAL UNIVERSITY

## SEMESTER 1 EXAMINATION 2021-2022

## **EE4341 – ADVANCED ANALOG CIRCUITS**

November / December 2021

## **INSTRUCTIONS**

- 1. This paper contains 4 questions and comprises 4 pages.
- 2. Answer all 4 questions.
- 3. All questions carry equal marks.
- 4. This is a closed book examination.
- 5. Unless specifically stated, all symbols have their usual meanings.
- 1. A common emitter amplifier (biasing circuit not shown) is shown in Figure 1 on page 2. Assume Boltzmann's constant  $k=1.38 \times 10^{-23}$  J/K,  $q=1.6 \times 10^{-19}$  C, T=300 K,  $V_T=26$  mV,  $I_e=0.303$  mA,  $\beta=100$ ,  $r_{bb'}=100$   $\Omega$ ,  $R_E=300$  k $\Omega$ ,  $R_L=20$  k $\Omega$ ,  $R_S=50$   $\Omega$ ,  $R_M=60$  k $\Omega$ , and the equivalent noise bandwidth is 40 kHz. Neglect flicker noise and capacitive effect.

Note: For the BJT biased on forward active region:  $r_{\pi} = \frac{V_T}{I_B}$ ,  $g_m = \frac{I_C}{V_T}$ .

(a) Draw the noisy equivalent circuit by looking from point "a" to the output.

(5 Marks)

(b) Calculate the equivalent input RMS noise voltage and noise current sources of the circuit by looking from point "a" to the output.

(15 Marks)

(c) Between  $R_S$  and the transistor Q (i.e. at point "a"), a transformer can be inserted for noise matching. Determine the optimum transformer turns ratio 1 : N so that the total output noise of the amplifier can be minimized.

(5 Marks)

Note: Question No. 1 continues on page 2.



Figure 1

2. For the MOSFET amplifier shown in Figure 2, assume that  $V_{DD} = 15 \text{ V}$ ,  $V_{TN} = 1 \text{ V}$ ,  $K_n = 1 \text{ mA/V}^2$ ,  $r_o = \infty$ ,  $R_S = 1 \text{ k}\Omega$ ,  $R_1 = 7 \text{ M}\Omega$ ,  $R_2 = 3 \text{ M}\Omega$ ,  $R_D = 1.5 \text{ k}\Omega$ ,  $R_L = 10 \text{ k}\Omega$ ,  $C_{gd} = 1.2 \text{ pF}$ ,  $C_{gs} = 0.5 \text{ pF}$ ,  $C_{ds} = 0.2 \text{ pF}$  and  $C_L = 1 \text{ pF}$ . The transistor  $M_I$  is same as the transistor  $M_2$ .

Note: For the MOSFET biased on saturation region:  $I_D = \frac{K_N}{2} (V_{GS} - V_{TN})^2$ ,  $g_m = \sqrt{2K_N I_D}$ .

(a) Determine the Q-point for the transistor.

(8 Marks)

- (b) Determine the middle-band gain  $A_{\nu}$ , and the break frequency  $f_1$ ,  $f_2$  and  $f_3$ . (12 Marks)
- (c) Draw the frequency response based on the calculations in (b).

(5 Marks)



Figure 2

EE4341

- 3. Design a Butterworth low pass filter with -3 dB bandwidth of 5 kHz and attenuates an unwanted signal at 30 kHz by at least 50 dB. The transfer function of the Butterworth filter is given by T(s) = 1/B(s), where B(s) for  $n^{th}$  order filter is given in Table 1.
  - (a) Use one or more of the first order and the second order low-pass filters shown in Figure 3 and additional op-amp circuits to realize the Butterworth low pass filter. In the design, use as many  $10 \text{ k}\Omega$  standard resistors as possible.

(17 Marks)

(b) Draw the final Butterworth filter circuit with the values of all capacitors and resistors clearly indicated.



First order low-pass filter

Second order Sallen-Key low-pass filter

Figure 3

Table 1

| n | B(s)                                                        |
|---|-------------------------------------------------------------|
| 1 | (s+1)                                                       |
| 2 | $(s^2 + 1.4142s + 1)$                                       |
| 3 | $(s+1)(s^2+s+1)$                                            |
| 4 | $(s^2 + 0.7654s + 1)(s^2 + 1.8478s + 1)$                    |
| 5 | $(s+1)(s^2+0.61804s+1)(s^2+1.6180s+1)$                      |
| 6 | $(s^2 + 0.5176s + 1)(s^2 + 1.4142s + 1)(s^2 + 1.9318s + 1)$ |

- 4. (a) Figure 4 on page 4 shows an emitter follower that serves as an output stage of a power amplifier to drive a load  $R_L$ . It is powered by  $\pm$  10 V power supply and  $R = 1 \text{ k}\Omega$ . All the transistors are identical with very large current gain. Assume  $V_{BE} = 0.7 \text{ V}$  and  $V_{CE(sat)} = 0.2 \text{ V}$ .
  - (i) Determine the value of  $R_L$  to achieve maximum possible output voltage swing.

(6 Marks)

Note: Question No. 4 continues on page 4.

EE4341

(ii) If the value of  $R_L$  is half the value determined in part (i), plot the  $v_o$  versus  $v_i$  transfer function.

(6 Marks)



Figure 4

- (b) Figure 5 shows a DC-DC Buck converter with an input voltage of 10 V and a load resistor  $R_L = 10 \ \Omega$ . The switching frequency  $f_s$  of the power MOSFET is 100 kHz. The inductor  $L = 150 \ \mu\text{H}$  and the capacitor  $C = 6.8 \ \mu\text{F}$ . Assume that all the components in the converter circuit are ideal and lossless.
  - (i) Determine the DC output voltage  $V_o$  and the ripple voltage for a duty ratio D = 0.4.

(8 Marks)

(ii) For the same duty ratio given in part (i), will the converter still operate in continuous current mode if the switching frequency  $f_s$  reduces to 10 kHz?

(5 Marks)



**END OF PAPER**